Author Topic: Bias Voltage  (Read 1574 times)

0 Members and 1 Guest are viewing this topic.

Offline Adila

  • Heavy QuantumATK user
  • ***
  • Posts: 31
  • Country: my
  • Reputation: 0
    • View Profile
Bias Voltage
« on: June 3, 2015, 10:29 »
Dear all,

I am trying to run the IV characteristics of GNR FET. However, I am confused about the bias voltage. In most cases, bias voltage is supposed to be the drain voltage right? Therefore, thus this means that the IV Plot refers to Id versus Vd graph?

Thanks in advance.

Offline Anders Blom

  • QuantumATK Staff
  • Supreme QuantumATK Wizard
  • *****
  • Posts: 5428
  • Country: dk
  • Reputation: 89
    • View Profile
    • QuantumATK at Synopsys
Re: Bias Voltage
« Reply #1 on: June 3, 2015, 13:07 »
"Bias" by itself doesn't mean much. But it also depends on what you simulate, so we use this term in a generic way. If you apply a voltage to the two electrodes, the difference is a bias. If your system is constructed such that the two electrodes correspond to source and drain, then  the bias is Vdd. If it's like a nanowire, you can add a gate, and apply a bias to this gate, which then is Vg and you can look at the transconductance, subthreshold swing, etc.

However, you can also simulate a gate stack as a twoprobe device, and then the bias is really Vg and the I-V curve would be for the leakage current.