Author Topic: DIBL  (Read 7414 times)

0 Members and 1 Guest are viewing this topic.

Offline ANAS

  • Regular QuantumATK user
  • **
  • Posts: 8
  • Country: in
  • Reputation: 0
    • View Profile
DIBL
« on: October 8, 2012, 05:56 »
hello ,
pls help me to plot drain induced barrier lowering vs channel length...... i want to plot for a single layer transistor (GNR) with channel length varies from 5 nm to 30 nm......

Offline zh

  • QuantumATK Support
  • Supreme QuantumATK Wizard
  • *****
  • Posts: 1141
  • Reputation: 24
    • View Profile
Re: DIBL
« Reply #1 on: October 8, 2012, 08:51 »
It is quite obvious. You should perform the calculations for the GNR with different lengths in the range from 5nm to 30nm.

Offline ams_nanolab

  • Supreme QuantumATK Wizard
  • *****
  • Posts: 389
  • Country: in
  • Reputation: 11
    • View Profile
Re: DIBL
« Reply #2 on: November 15, 2012, 11:19 »
for each gate length u draw Id-Vg (log scale) curves for Low Vds and high Vds, and then get a particular value of DIBL, collect a set of DIBL values for each gate length and plot.... simple  ;D